### National University of Computer and Emerging Sciences **Lahore Campus**

# **Digital Logic Design** (EE1005)

# Sessional-II Exam

**Total Marks:** 

Date: April 6<sup>TH</sup> 2024

**Total Time (Hrs):** 

50

Course Instructor(s)

**Total Questions:** 3

Ms. Sobia Tariq Javed Ms. Maimona Akram

Dr. Amjad Hussian

Mr. Amjad Ali

Mr. Aftab Alam

Mr. Zummar Saad

Mr. Salman Shoaib



Roll No



#### Instructions:

- 1. Solve questions 1 and 2 on the answer sheet and solve question 3 on the question paper and attach it with your answer sheet.
- 2. Show the required steps and label properly to get the full credit.
- 3. Solve the paper in the sequence provided in the question paper i.e Question 1 should be solved before question 2.

#### CLO# 4: Construct and utilize the basic functional blocks to design combinational circuits.

Q1: (a) For the logic diagram shown below, write down the output function F in  $\Sigma$  notation (Sum of Minterms form). Reduce the output function F in SOP. [10+5]



(b) Use a 4 x 1 Multiplexer (with minimum added logic) to implement the following 4-variable Boolean

 $F(A, B, C, D) = \Sigma m(2, 3, 4, 6, 11, 12)$ Function:

[10]

# National University of Computer and Emerging Sciences **Lahore Campus**

## CLO# 4: Construct and utilize the basic functional blocks to design combinational circuits.

Q 2: Use a single decoder and a minimum number of OR gates to implement the following two Boolean Functions. Don't forget to mention the size of the decoder.

$$X (A, B, C) = (A+C').(B'+C)$$

$$Y(A, B, C) = A.B' + B.C$$

### CLO# 5: Design and demonstrate synchronous/ asynchronous digital circuits

Q3: A new type of latch called KG latch has been introduced that is shown in the figure below: Solve this question here and attach this question paper with answer sheet.



| outs N | lext State |
|--------|------------|
| G      | Q(t+1)     |
| 0      | Q(t)       |
| -      | Q(+) \     |
| 0      | 0          |
| 1      | 1 🗸        |



(b) Derive the characteristic equation Q(t+1) as a function of Q(t), K, and G.

(c) Show the timing behavior of KG latch in the space below:



[5]